| Registration no: | | | | ] | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------|-----------------|-----------------|----------|--| | Total Number of Pages: 2 210 210 210 En ECE 401 | | | | | | | | 7 <sup>th</sup> Semester Regular / Back Examination 2016-17 COMPUTER SYSTEM ARCHITECTURE BRANCH(S): AEIE, ECE, EIE, ETC, IEE Time: 3 Hours Max Marks: 70 Q.CODE: Y185 Answer Question No.1 which is compulsory and any five from the rest. The figures in the right hand margin indicate marks. | | | | | | | | | e following question | | | | (2 x 10) | | | | difference betweer<br>ne six stages of an i | | | <b>?</b><br>210 | | | | c) What is a Bus?What are the main differences between I/O Bus and | | | | | | | | memory Bu | us?<br>RAM?Justify your ar | nswer. | | | | | | e) What do yo | e) What do you mean by seek time? | | | | | | | <ul><li>f) What are the functions of PC and MAR?</li><li>g) Differentiate between DRAM and SRAM.</li></ul> | | | | | | | | <ul><li>h) Differentiate between Instruction and Micro instruction.</li><li>i) Why computers' memory systems are typically built as hierarchies?</li></ul> | | | | | | | | • • • | e between horizonta | | | | | | | CPU,clearly | chematic diagram o | ral purpose,spe | cial purpose re | | (5) | | | • | th.Explain the func<br>mbly Language wri | | • | tatement 210 | (5) | | | processor | C*D) in a single has Load,Store, I the accumulator. | • | | | | | | · · | o address, one a | ddress, two add | dress and thre | e address | (5) | | | | with examples.<br>cample show the ac | ddressing mech | anisim in hig-e | endian and | (5) | | | little-endian | | adrossing meen | amonn in big-c | maian and | (0) | | | <b>Q4</b> a) Given x=01 | 101 and <i>y</i> =1010 in | two compleme | ent notation.Co | mpute the | (5) | | product $p=x^*y$ with Booth's Algorithm. addressing mode. b) What do you mean by addressing mode? Explain the different types of (5) | <b>Q5</b> | a) | Design a 4-bit carry -lookahed fast adder and show it with a schematic diagram <sub>210</sub> 210 210 210 | (5) | | | | | |-----------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|--| | | b) | List the four alternative methods of rounding the result of floating point operation. | (5) | | | | | | Q6 | a) | Explain with a schematic Block diagram, the functioning of microprogrammed Controlled Unit. What is the advantage of this approach? | (5) | | | | | | 210 | b) | • • 210 210 210 210 210 210 210 210 210 210 | | | | | | | <b>Q7</b> | a) | Explain the virtual memory management technique with the help of following information. Virtual Memory: 256G Bytes Physical Memory: 4G Bytes Page Size: 8 M Bytes | (5) | | | | | | | | What would be the size of the page table assuming 6 bits are used as control bits in the page table. | | | | | | | 210 | b) | Explain the Nonrestoring division algorithm for division of two positive binary integers as given below. Divisor=10, Dividend=11011 | (5) | | | | | | <b>Q8</b> | a)<br>b)<br>c)<br>d) | Write short notes on any two of the following Segmentation Hardwired Control Locality of Reference Page Replacement Policies | (5 x 2) | | | | |