| Registration no: |  |  |  |  |  |  |  |  |  |  |
|------------------|--|--|--|--|--|--|--|--|--|--|
|------------------|--|--|--|--|--|--|--|--|--|--|

**Total Number of Pages: 02** 

B.TECH PCCS4301

## 5<sup>th</sup> Semester Regular / Back Examination 2015-16 COMPUTER ORGANIZATION

BRANCH: CSE/IT Time: 3 Hours Max marks: 70

**Q.CODE: T161** 

Answer Question No.1 which is compulsory and any five from the rest.

The figures in the right hand margin indicate marks.

| Q1 | c)       | Answer the following questions: What are the basic components of a central Processing Unit? Why Wait for Memory Function Complete is required? What is the magnitude of multiplying two binary numbers having each magnitude of n-bits?                  | (2 x 10)   |
|----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
|    | •        | What is addressing mode? Why it is required? Explain the disadvantages of write back policy. What is thrashing? Why it is occurred? What is the use of Denouncing circuit in a key-board? What is the address range of a memory if the system is using 9 |            |
|    | i)<br>j) | address lines? What is the Seek Time of a Hard Disk? Why Data-In and Data-out registers are used by the Input Output Processor?                                                                                                                          |            |
| Q2 | -        | Explain the Hardware structure for an Add/Subtract circuit. Show how (+15) + (-13) by using that circuit. Explain with the suitable diagram for a Von-Neumann machine structure.                                                                         | (5)<br>(5) |
| Q3 | •        | What is an addressing mode? Explain different types of addressing modes with a suitable example from each. Explain about the RISC processor. What are its advantages over the CISC processor?                                                            | (5)<br>(5) |
| Q4 | a)<br>b) | What is a micro instruction? Write the micro instructions for transferring a date from the memory to the CPU register.  Differentiate between the Single bus and the multiple bus organization.                                                          | (5)<br>(5) |

| a) | · · · · · · · · · · · · · · · · · · · | (5)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    | 1 2 5 1 2 3 4 5                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| b) | , , ,                                 | (5)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| a) | · · · · · · · · · · · · · · · · · · · | (5)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| b) |                                       | (5)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| a) | ·                                     | (5)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| b) | · · ·                                 | (5)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|    | ·                                     | (5 x 2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|    | b) a) b) a) b)                        | <ul> <li>by taking 3 frames and 4 frames for this page replacement algorithm.</li> <li>b) Explain about the Memory Management Requirements.</li> <li>a) Draw a block diagram for a sequence of execution of a complete instruction.</li> <li>b) Explain about the multiplication of two floating point numbers.</li> <li>a) Explain the Hardware control unit of a processor. What are its advantages over micro programmed control unit?</li> <li>b) Show the Bus structure connecting to the Memory, CPU and I/O devices.</li> <li>Write short notes on any two:</li> <li>a) Cache memory</li> <li>b) Basic Input/output operations</li> </ul> |